## WESTERN DIGITAL ### TR1863/TR1865 ## Universal Asynchronous Receiver/Transmitter (UART) #### **FEATURES** - SINGLE POWER SUPPLY +5VDC - D.C. TO 1 MHZ (64 KB) (STANDARD PART) TR1863/5 - FULL DUPLEX OR HALF DUPLEX OPERATION - AUTOMATIC INTERNAL SYNCHRONIZATION OF DATA AND CLOCK - AUTOMATIC START BIT GENERATION - EXTERNALLY SELECTABLE Word Length Baud Rate Even/Odd Parity (Receiver/Verification — Transmitter/Generation) Parity Inhibit - One, One and One-Half, or Two Stop Bit Generation (11/2 at 5 Bit Level) - AUTOMATIC DATA RECEIVED/TRANSMITTED STATUS GENERATION Transmission Complete Buffer Register Transfer Complete Received Data Available Parity Error Framing Error Overrun Error - BUFFERED RECEIVER AND TRANSMITTER REGISTERS - THREE-STATE OUTPUTS Receiver Register Outputs Status Flags - TTL COMPATIBLE - TR1865 HAS PULL-UP RESISTORS ON ALL INPUTS #### DESCRIPTION The Universal Asynchronous Receiver/Transmitter (UART) is a general purpose, programmable or hardwired MOS/LSI device. The UART is used to convert parallel data to a serial data format on the transmit side, and converts a serial data format to parallel data on the receive side. The serial format in order of transmission and reception is a start bit, followed by five to eight data bits, a parity bit (if selected) and one, one and one-half, or two stop bits. Three types of error conditions are available on each received character: parity error, framing error (no valid stop bit) and overrun error. The transmitter and receiver operate on external 16X clocks, where 16 clock times are equal to one bit PIN DESIGNATION #### APPLICATIONS - PERIPHERALS - TERMINALS - MINI COMPUTERS - FACSIMILE TRANSMISSION - MODEMS - CONCENTRATORS - ASYNCHRONOUS DATA MULTIPLEXERS - CARD AND TAPE READERS - PRINTERS - DATA SETS - CONTROLLERS - KEYBOARD ENCODERS - REMOTE DATA ACQUISITION SYSTEMS - ASYNCHRONOUS DATA CASSETTES time. The receiver clock is also used to sample in the center of the serial data bits to allow for line distortion. Both transmitter and receiver are double buffered allowing a one character time maximum between a data read or write. Independent handshake lines for receiver and transmitter are also included. All inputs and outputs are TTL compatible with three-state outputs available on the receiver, and error flags for bussing multiple devices. #### PIN DESCRIPTION | PIN<br>NUMBER | SIGNAL<br>MNEMONIC | SIGNAL<br>NAME | FUNCTION | |---------------|-------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VCC | POWER SUPPLY | + 5 volts supply | | 2 | NC | NC | No Internal Connection | | 3 | Vss | GROUND | Ground = 0V | | 4 | RRD | RECEIVER REGISTER<br>DISCONNECT | A high level input voltage, V <sub>IH</sub> , applied to this line disconnects the RECEIVER HOLDING REGISTER outputs from the RR <sub>1-8</sub> data outputs (pins 5-12). | | 5-12 | RRg-<br>RR <sub>1</sub> | RECEIVER HOLDING<br>REGISTER DATA | The parallel contents of the RECEIVER HOLDING REGISTER appear on these lines if a low-level input voltage, V <sub>IL</sub> , is applied to RRD. For character formats of fewer than eight bits received characters are right-justified with RR1 (pin 12) as the least significant bit and the truncated bits are forced to a low level output voltage, V <sub>OL</sub> . | | 13 | PE | PARITY ERROR | A high level output voltage, VOH, on this line indicates that the received parity differ from that which is programmed by the EVEN PARITY ENABLE (pin 39) and the PARITY INHIBIT (pin 35) control lines. This output is updated each time a character is transferred to the RECEIVER HOLDING REGISTER. PE lines from a number of arrays can be bussed together since an output disconnect capability is provided by Status Flag Disconnect line (pin 16). | | 14 | FE | FRAMING ERROR | A high-level output voltage, VOH, on this line indicates that the received character has no valid stop bit, i.e., the bit (if programmed) is not a high level voltage. This output is updated each time a character is transferred to the Receiver Holding Register, FE lines from a number of arrays can be bussed together since an output disconnect capability is provided by the Status Flag Disconnect line (pin 16). | | 15 | OE | OVERRUN ERROR | A high-level output voltage, VOH, on this line indicates that the Data Received Flag (pin 19) was not reset before the next character was transferred to the Receiver Holding Register. OE lines from a number of arrays can be bussed together since an output disconnect capability is provided by the Status Flag Disconnect line (pin 16). | | 16 | SFD | STATUS FLAGS<br>DISCONNECT | A high-level input voltage, V <sub>IH</sub> , applied to this pin disconnects the PE, FE, OE, DR and THRE allowing them to be buss connected. | | 17 | RRC | RECEIVER REGISTER<br>CLOCK | The receiver clock frequency is sixteen (16) times the desired receiver shift rate. | | 18 | DRR | DATA RECEIVED<br>RESET | A low-level input voltage, V <sub>IL</sub> , applied to this line resets the DR line. | | 19 | DR | DATA RECEIVED | A high-level output voltage, VOH, indicates that an entire character has been received and transferred to the RECEIVER HOLDING REGISTER. | #### **PIN DESCRIPTION** | PIN<br>NUMBER | SIGNAL<br>MNEMONIC | SIGNAL<br>NAME | FUNCTION | |---------------|----------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 | RI | RECEIVER INPUT | Serial input data. A high-level input voltage, VIH, must be present when data is not being received. | | 21 | MR | MASTER RESET | This line is strobed to a high-level input voltage, VIH, to clear the logic. It resets the TRANS-MITTER and RECEIVER HOLDING REGISTERS, the TRANSMITTER REGISTER, FE, OE, PE, DR and sets TRO, THRE, and TRE to a high-level output voltage, VOH. | | 22 | THRE | TRANSMITTER<br>HOLDING REGISTER<br>EMPTY | A high-level output voltage, VOH, on this line indicates the TRANSMITTER HOLDING REGISTER has transferred its contents to the TRANSMITTER REGISTER and may be loaded with a new character. | | 23 | THRL | TRANSMITTER HOLDING REGISTER LOAD | A low-level input voltage, V <sub>IL</sub> , applied to this line enters a character into the TRANSMITTER HOLDING REGISTER. A transition from a low-level input voltage, V <sub>IL</sub> , to a high-level input voltage, V <sub>IH</sub> , transfers the character into the TRANSMITTER REGISTER if it is not in the process of transmitting a character. If a character is being transmitted, the transfer is delayed until its transmission is completed. Upon completion, the new character is automatically transferred simultaneously with the initiation of the serial transmission of the new character. | | 24 | TRE | TRANSMITTER<br>REGISTER EMPTY | A high-level output voltage, VOH, on this line indicates that the TRANSMITTER REGISTER has completed serial transmission of a full character including STOP bit(s). It remains at this level until the start of transmission of the next character. | | 25 | TRO | TRANSMITTER<br>REGISTER OUTPUT | The contents of the TRANSMITTER REGISTER (START bit, DATA bits, PARITY bit, and STOP bits) are serially shifted out on this line. When no data is being transmitted, this line will remain at a high-level output voltage, VOH. Start of transmission is defined as the transition of the START bit from a high-level output voltage VOH, to a low-level output voltage VOH. | | 26-33 | TR <sub>1</sub> -TR <sub>8</sub> | TRANSMITTER<br>REGISTER DATA<br>INPUTS | The character to be transmitted is loaded into the TRANSMITTER HOLDING REGISTER on these lines with the THRL Strobe. If a character of less than 8 bits has been selected (by WLS1 and WLS2), the character is right justified to the least significant bit, TR1, and the excess bits are disregarded. A high-level input voltage, VIH, will cause a high-level output voltage, VOH, to be transmitted. | | 34 | CRL | CONTROL REGISTER<br>LOAD | A high-level input voltage, VIH, on this line loads the CONTROL REGISTER with the control bits (WLS <sub>1</sub> , WLS <sub>2</sub> , EPE, PI, SBS). This line may be strobed or hard wired to a high-level input voltage, VIH. | #### **PIN DESCRIPTION** | PIN<br>NUMBER | SIGNAL<br>MNEMONIC | SIGNAL<br>NAME | FUNCTION | |---------------|--------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 35 | PI | PARITY INHIBIT | A high-level input voltage, VIH, on this line inhibits the parity generation and verification circuits and will clamp the PE output (pin 13) to VOL. If parity is inhibited, the STOP bit(s) will immediately follow the last data bit of transmission. | | 36 | SBS | STOP BIT(S) SELECT | This line selects the number of STOP bits to be transmitted after the parity bit. A high-level input voltage V <sub>I</sub> H, on this line selects two STOP bits, and a low-level input voltage, V <sub>I</sub> L, selects a single STOP bit. The TR1863 and TR1865 generate 1½ stop bits when word length is 5 bits and SBS is High V <sub>I</sub> H. | | 37-38 | WLS2-WLS1 | WORD LENGTH<br>SELECT | These two lines select the character length (exclusive of parity) as follows: WLS2 WLS1 Word Length | | 39 | EPE | EVEN PARITY<br>ENABLE | This line determines whether even or odd PARITY is to be generated by the transmitter and checked by the receiver. A high-level input voltage, VIH, selects even PARITY and a low-level input voltage, VIL, selects odd PARITY. | | 40 | TRC | TRANSMITTER<br>REGISTER | The transmitter clock frequency is sixteen (16) times the desired transmitter shift rate. | TR1863/TR1865 BLOCK DIAGRAM FIGURE 1. RECEIVER TIMING #### **ABSOLUTE MAXIMUM RATINGS** NOTE: These voltages are measured with respect to GND Storage Temperature #### **ELECTRICAL CHARACTERISTICS** $(V_{CC} = 5V \pm 5\%, V_{SS} = 0V)$ | SYMBOL | PARAMETER | TR | 1863/5 | | |--------|--------------------------|-------|--------|-------------------------------------------| | | OPERATING CURRENT | MIN | MAX | CONDITIONS | | ICC | Supply Current | - | 35ma | $V_{CC} = 5.25V$ | | | LOGIC LEVELS | | | | | VIН | Logic High | 2.4V | | | | VIL | Logic Low | | 0.6V | $V_{CC} = 4.75V$ | | | OUTPUT LOGIC LEVELS | | | | | Voн | Logic High | 2.4V | | $V_{CC} = 4.75V, I_{OH} = 100 \mu a$ | | VOL | Logic Low | | 0.4V | $V_{CC} = 5.25V, I_{OL} = 1.6 \text{ma}$ | | loc | Output Leakage | | ± 10µa | $V_{OUT} = 0V$ , $V_{OUT} = 5V$ | | | (High Impedance State) | | | $SFD = RRD = V_1H$ | | liL. | Low Level Input Current | 100µa | 1.6ma | VIN = 0.4V TR 1865 only | | | | | 10µa | VIN = VIL, TR 1863 only | | ЧH | High Level Input Current | | - 10µa | VIN = VIH, TR 1863 only | \*OUTPUTS PE, FE, OE, DR, THRE ARE DIS-CONNECTED AT TRANSITION OF SFD FROM 0.8V TO 2.0V. FIGURE 4. STATUS FLAG OUTPUT DELAYS \*RR<sub>1</sub>-RR<sub>3</sub>, ARE DISCONNECTED AT TRANSITION OF RRD FROM 0.8V TO 2.0V. FIGURE 5. DATA OUTPUT DELAYS # SWITCHING CHARACTERISTICS (See FIGURE 1-5) | SYMBOL | PARAMETER | MIN | MAX | CONDITIONS | |------------------|---------------------------|--------|---------|-------------------------------------------| | fclk | Clock Frequency | | | V <sub>CC</sub> = 4.75V | | OIK | TR1863-00 | DC | 1.0 MHz | | | | TR1863-02 | DC | 2.5 MHz | | | | TR1863-04 | DC | 3.5 MHz | | | | TR1865-00 | DC | 1.0 MHz | with internal pull-ups on all inputs | | | TR1865-02 | DC | 2.5 MHz | with internal pull-ups on all inputs | | | TR1865-04 | DC | 3.5 MHz | with internal pull-ups on all inputs | | tpw | Pulse Widths | | | | | F | CRL (Fig. 3) | 200 ns | | | | | THRL (Fig. 2) | 200 ns | | | | | DRR (Fig. 1) | 200 ns | | | | | MR | 500 ns | | | | tc | Coincidence Time | 200 ns | | | | thold | Hold Time (Fig. 2, 3) | 20 ns | | | | tset | Set Time (Fig. 2, 3) | 0 | | | | | OUTPUT PROPAGATION | 1 | | | | | DELAYS | | | | | tpd0 | To Low State (Fig. 4, 5) | | 250 ns | | | t <sub>pd1</sub> | To High State (Fig. 4, 5) | | 250 ns | $C_L = 20 \text{ pf}$ , plus one TTL load | | • | CAPACITANCE | | | | | cin | Inputs | | 20 pf | f = 1 MHz, VIN = 5V | | co | Outputs | | 20 pf | $f = 1 MHz, V_{IN} = 5V$ | #### See page 383 for ordering information. Information furnished by Western Digital Corporation is believed to be accurate and reliable. However, no responsibility is assumed by Western Digital Corporation for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Western Digital Corporation. Western Digital Corporation reserves the right to change specifications at anytime without notice.